先端半導体パッケージング・実装技術の研究開発動向

セミナーに申し込む
オンライン 開催

今回のセミナーでは、半導体パッケージングの最新動向を紹介し、2025年5月に終えたECTC2025の中からハイブリッド接合、ガラス基板・ガラスパッケージ、Co-Packaged Optics (CPO) 、異種チップレット集積の関連技術などを中心にハイライトを行います。ECTC2025の総発表件数419件 (ポスター167件含む) から95件の注目発表をピックアップして解説する予定です。

日時

開催予定

プログラム

昨今、特に話題を集める半導体パッケージングですが、これに関連した数ある国際会議の中でも最も大きく最新の技術が発表されるのがECTC (Electronic Components and Technology Conference) です。  今回のセミナーでは、半導体パッケージングの最新動向を紹介し、2025年5月に終えたECTC2025の中からハイブリッド接合、ガラス基板・ガラスパッケージ、Co-Packaged Optics (CPO) 、異種チップレット集積の関連技術などを中心にハイライトを行います。ECTC2025の総発表件数419件 (ポスター167件含む) から95件の注目発表をピックアップして解説する予定です。

  1. ECTCの紹介と最近の研究動向、および用語の説明
    1. ECTCの発表件数の推移や国別/研究機関別投稿状況
    2. チップレット集積と先端パッケージング技術の動向
    3. ハイブリッド接合の概要
  2. ハイブリッド接合 54件
    • Session 1: Processing and Packaging Articles for 3D Integration
      • Paper 4. A Novel 3D Heterogeneous Integration Using 2 μm Bond Pitch Die-to-Wafer Hybrid Cu Bonding and Wafer Reconstruction Process (Samsung Electronics)
      • Paper 5. Enabling Chip-to-Wafer Hybrid Bonding Scaling to 1 μm Pitch With Optimal Power Delivery Using New Bond Via Architectures (Intel)
      • Paper 7. Integration Solution for Thin D2W Hybrid Bonding for Yield and Reliability (Applied Materials)
    • Session 3: Hybrid Bonding Materials and Processing for Advanced Packaging
      • Paper 1. Morphological Microstructure Characterization and Optimization of Nanocrystalline Copper Deposition for Fine-Pitch Hybrid Bonding Cu/SiO2 at Low Temperature
        (STMicroelectronics/CEA-Leti)
      • Paper 2. Wafer-to-Wafer Bonding With Ultralow Thermal Resistance and High Bonding Energy (Intel)
      • Paper 3. Novel Polymer for Hybrid Bonding With Precise Tunable Crosslink Density (Resonac)
      • Paper 4. Hybrid Bonding With Particle Accommodation Using Polymer Dielectric: Design, Process and Yield Study (IME/Toray)
      • Paper 5. Characterization of Self-Nanoparticulated Cu-Cu Interconnection for Low-temperature Hybrid Bonding (Tohoku University/ Daicel)
      • Paper 7. Effect of Grain Size on Cu-Cu Bonding Quality for Fine-Pitch Hybrid Bonding Application
        (National Yang Ming Chiao Tung University)
    • Session 8: Novel Structures and Processes for Chip-toWafer Hybrid Bonding
      • Paper 1. 2 μm Pitch Direct Die-to-Wafer Hybrid Bonding Using Surface Protection During Wafer Thinning and Die Singulation (imec)
      • Paper 2. Innovative Cool-Stacking Technology for High Performance and Energy-Efficiency SoIC® (TSMC)
      • Paper 3. Influences of Chip Shape on Scaling in Chip-on-Wafer Hybrid Bonding (Sony)
      • Paper 4. Warpage Engineering in C2W Hybrid Bonding Using Inter-Die Gap Fill Dielectrics for 2.5D/3D Integration (IME)
      • Paper 5. Direct Transfer Bonding Technology Enabling 50-nm Scale Accuracy for Die-to-Wafer
  3. D/Heterogeneous Integration (Tazmo/LINTEC/ULVAC/Tohoku University/Science of Tokyo)
    • Paper 6. Hierarchical Multi-layer and Stacking Vias With Novel Structure by Transferable Cu/Polymer Hybrid Bonding for High Speed Digital Applications (ITRI/Brewer Science)
    • Paper 7. Scalable Chip-to-Wafer Hybrid Bonding Processes for Fine-pitch (3 μm and 6 μm) Interconnections (IME/Applied Materials)
  4. ガラス関連技術 22件
    • Session 4: Large Package Manufacturing and Panel Level Processing
      • Paper 6. Glass-Core Advanced Packaging Substrate Post-Dicing Die Strengths Comprehensive Comparisons for Different Singulation Methods-Dicing Induced SeWaRe Failures Re-Visited Ten Years Later (DISCO USA)
      • Paper 7. Fundamental Transmission Performance Evaluation of Sub-2 Micron Fine-Wiring on Glass Core Substrate (DNP)
    • Session 11: Emerging Trends: Towards High Speed, Secure, Reliable, and Sustainable Packaging
      • Paper 2. Embedded Silicon Chip Capacitors in Glass Package for Vertical Power Delivery (CHIMES, SRC/Georgia Institute of Technology/Pennsylvania State University)
    • Session 20: Novel Technologies for High Density RDL Interposers
      • Paper 2. Panel Level Interposer by Using Glass Carrier for 2.5D Advance IC Package Application
        (ITRI/Applied Materials/FAVITE)
    • Session 22: Heterogeneous Integration Using Bridge and 3D Stacking
      • Paper 6. A Novel Thermal Isolation Method With Embedded ‘Glass Bridge’ Structures in Silicon-Based 3D Heterogeneous Integration Systems (Purdue University)
    • Session 24: Advanced Characterization and Modeling of Next Generation Packaging Materials
      • Paper 6. Physics-Based Modeling With Nanoindentation on the Mechanical Reliability of TGV Substrates Under Annealing Effects (ITRI/National Tsing Hua University/Applied Materials)
    • Session 25: Advanced Substrate Technologies-Organic, Embedding and Glass
      • Paper 1. Development of Glass Core Substrates for Long-Term Reliability Under Thermal Stress (DNP)
      • Paper 5. Glass Core Substrate versus Organic Core Substrate (Unimicron)
      • Paper 6. Development of Glass Core Build-Up Substate With TGV (Shinko)
      • Paper 7. High-Aspect-Ratio, 6 μm-Diameter Through-Glass-Via Fabrication Into 100 μm-Thick ENA1 by Dry Laser Micro-Drilling Process (University of Tokyo/AGC)
    • Session 26: Process Innovation in Through-Via and Solder Interconnection
      • Paper 1. Deep Via and Trench Etching of Low CTE Glass Package Substrate Using SF6, NF3 and H2O Based NLD Plasma Process (ULVAC/Northeastern University)
      • Paper 2. Development of Straight, Small-Diameter, High-Aspect Ratio Copper-Filled Through-Glass Vias (TGV) for High-Density 3D Interconnections (Purdue University/Taiwan Foresight)
      • Paper 3. Metallization of Helium Tight and Thermo-Mechanically Reliable Through Glass Vias (TGV) by Conformal Pinched Via (CPV) Approach (Corning)
    • Session 29: Advances in Additive Manufacturing, Wearable and Medical Technologies
      • Paper 3. Direct Digital Manufacturing for Laser-Drilled Vias in Multilayer Glass Additively Manufactured Electronics (nScrypt/Sciperio)
    • Session 33: Innovative Interconnects and Through Via Technology for 3D Packaging
      • Paper 6. Dry Film Photo-Imageable Dielectric Enabling Glass Core Substrate TGV Filling and Build-Up
        (DuPont)
    • Session 35: High-Performance Antenna and RF Design
      • Paper 1. 3D Vertical Glass Stacking for 6G Communications-Interconnect Fabrication and Broadband Characterization (Georgia Institute of Technology/Pennsylvania State University)
    • Session 36: Modeling Driven Packaging and Process Advancements
      • Paper 2. Multi-Layer Sequential Fabrication and Mechanics-Based Model of Glass-Core Packages With Embedded Dies (Georgia Institute of Technology)
    • Session 39: Interactive Presentations 3
      • Paper 3. Fabrication of D-band (140 GHz) Broadband Antenna Using Quartz Glass on Silicon Hybrid Bonded Wafer With Cavity (NGK/Fraunhofer IZM/Brandenburg University of Technology)
    • Session 40: Interactive Presentations 4
      • Paper 21. Electrolytic Copper Plating Process for Glass Substrates (Uyemura)
    • Session 41: Student Interactive Presentations
      • Paper 4. 3D Coupled Line Inductors With Through-Glass Vias for Compact Passive Circuit Integration in Glass Packages (Gachon University/Korea Electronics Technology Institute)
      • Paper 14. Organic and Hybrid Nanoscale Films for Low Loss Direct Glass-Copper Metallization
        (Georgia Institute of Technology)
      • Paper 17. Chiplet Embedding in Glass-Core Package RDL (Georgia Institute of Technology)
  5. CPO関連技術 14件
    • Session 2: Co-Packaged Optics
      • Paper 1. Heterogeneous Integration of Fiber-Based Co-Packaged Optics With EMIB Technology: Assembly, Performance, and Reliability (Intel)
      • Paper 2. 6.4Tbps, 224Gbps/Lane Co-Packaged Optical Engines With Fine Pitch Through-Package Interconnects: Powering AI/ML and Next-Gen Data Centers (IME/Rain Tree Photonics)
      • Paper 3. Flip-Chip Photonic-Electronic Integration Platform for Co-Packaged Optics Using a Glass Substrate With Vertically-Coupled Beam Expanding Lens (Sumitomo Electric Industries)
      • Paper 4. Optical and Electrical Characterization of a Compact Universal Photonic Engine (TSMC)
      • Paper 5. Large-Scale Glass Waveguide Circuit for Board-Level Optical Interconnects Between Faceplate and Co-Packaged Optical Transceivers (Corning/Fraunhofer IZM)
      • Paper 6. All-SMF Arrays for Co-Packaged Optics: Optimizing Cost, Complexity, and Performance
        (NVIDIA)
    • Session 7: High Performance Computing and Design Challenges and Solutions
      • Paper 6. PM-Co-Packaged Optics (CPO) Technology Full Module Test Vehicle Demonstrations
        (IBM/IBM Tokyo)
    • Session 9: Co-Packaged Optics and Hybrid Bonding Innovations for HI
      • Paper 1. Demonstration of Co-Packaged Optics Assembly for Fiber-Based Optical Interconnect (Intel)
      • Paper 2. Optical Multi-Chip Interconnect Bridge (OMIBTM) Interposer Assembly Process to Enable High-Density Photonic Interconnects for High-Performance Computing Applications (Celestial AI)
      • Paper 3. Advanced Glass Substrate Fabrication and Metallization Process Technology for Co-Packaged Optics (Corning)
    • Session 15: Photonics Integration and Subsystems
      • Paper 6. Stress, Thermal and Optical Performance (STOP) Analysis of Co-Packaged Optical Processor With FPGA-Memory-Optics-Power Integration (LightSpeed Photonics/IME)
    • Session 32: Design, Materials, Metrology & Standards for Next Generation Interconnections
      • Paper 5. Study of High-Density Optical Redistribution Layer Enabling Advanced Chiplet Edge Bandwidth Density on Active Optical Package Substrate (AIST)
    • Session 38: Interactive Presentations 2
      • Paper 26. Novel Optical Chiplet Structure Based on MCeP® (Shinko)
      • Paper 27. Enabling Heterogeneous Integration of Optoelectronic Circuits via Die-to-Die Low-Temperature Bonding With Ultrathin dielectrics. (IME)
  6. その他の注目論文 5件
    • Session 1: Heterogeneous Chiplet Integration
      • Paper 1. SoW-X: A Novel System-on-Wafer Technology for Next Generation AI Server Application (TSMC)
    • Session 7: High Performance Computing and Design Challenges and Solutions
      • Paper 2. Development of Embedded Multi Si Bridge Package in Panel Level Process for HPC/AI Applications (Samsung Electronics)
    • Session 22: Heterogeneous Integration Using Bridge and 3D Stacking
      • Paper 7. FOCoS-Bridge for Emerging Trends in High-Performance Computing (HPC) and Artificial Intelligence (AI) (ASE)
    • Session 40: Interactive Presentations 4
      • Paper 19. Fabrication of Panel-Level Redistribution Interposer with 1.5/1.5 μm Multilayer Fine Wiring and Solutions to Issues of Miniaturization (Resonac)
    • Session 32: Design, Materials, Metrology & Standards for Next Generation Interconnections
      • Paper 7. Massive Orthogonal Stacking Assembly of IC (MOSAIC) Cube With Inductive Coupling for Exascale Memory Applications
        (University of Tokyo/Tohoku University/EBARA/Yamaha Robotics Holdings)

受講料

複数名受講割引

アカデミー割引

教員、学生および医療従事者はアカデミー割引価格にて受講いただけます。

ライブ配信セミナーについて